| Name: | Adan Shahid | EE-272L Digital Systems 1 | Design |
|-------|-------------|---------------------------|--------|
|       |             |                           |        |

| Reg. No.: <u>2022-EE-119</u> | Marks Obtained: |  |
|------------------------------|-----------------|--|
|                              |                 |  |

### Lab Manual

# **DSD Lab Manual Evaluation Rubrics**

| Assessment           | Total<br>Marks | Marks<br>Obtained | 0-30%                                                                                                      | 30-60%                                                                                                     | 70-100%                                                                                       |
|----------------------|----------------|-------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| Code<br>Organization | 3              |                   | No Proper Indentation and descriptive naming, no code organization.                                        | Proper Indentation or descriptive naming or code organization.                                             | Proper Indentation and descriptive naming, code organization.                                 |
| O I guille auton     |                |                   | Zero to Some<br>understanding but<br>not working                                                           | Mild to Complete<br>understanding but<br>not working                                                       | Complete<br>understanding,<br>and proper<br>working                                           |
| Simulation           | 5              |                   | Simulation not<br>done or incorrect,<br>without any<br>understanding of<br>waveforms                       | Working simulation with errors, don't cares's(x) and high impedance(z), partial understanding of waveforms | Working simulation without any errors, etc and complete understanding of waveforms            |
| FPGA                 | 2              |                   | Not implemented<br>on FPGA and<br>questions related<br>to synthesis and<br>implementation<br>not answered. | Correctly Implemented on FPGA or questions related to synthesis and implementation answered.               | Correctly Implemented on FPGA and questions related to synthesis and implementation answered. |

# Task (a):

|        | 1ab -4/1 | ruth Tab | ole.   |      |    |   |
|--------|----------|----------|--------|------|----|---|
| a[1] 1 | a[0] [   | b[1]     | b[0]·! | R    | Gi | B |
| 0      | 0        | 0        | 9      | 1    | 0  |   |
| 6      | 0        | 6        | 1      | 1    | -  | 0 |
| 6      | 0        | 1        | 0      | 1    | 1  | 0 |
| 0      | 0        | 1        | 1      | 1    | 1  |   |
| 0      | ı        | ь        | 0      | 6    | 1  | 1 |
| 0      | L        | 0        | t      | - 1- | -0 | 1 |
| . 0    | 1        | , 1      | 0      |      | 1  | 0 |
| 0      | 1        | 1        | 1      |      | 1  | 0 |
| 1      | D        | 0        | D      | 0    | 1  | 1 |
| 1      | 0        | 0        | +      | 0    | 1  | 1 |
| 1      | 0        | 1        | 0      | 1    | 6  | 1 |
| 1      | 0        | 1        |        |      | 1  | 0 |
| i      | T        | 0        | 0      | 0    | 1  | 1 |
| 1      | 1-       | 0        | 1.1-   | 6    | 1  | 1 |
| 1 -    | -1-      | 1        | 0      | 0    | 1  | 1 |
| 1      | i        | 1        |        | 1    | 6  | 1 |

Task (b)





Task (c)



Task (d)



### Part (e)

| a[0]   | ✓ blue | 8.044 | SLOW | 2.391 | FAST |
|--------|--------|-------|------|-------|------|
| a[0]   |        | 8.056 | SLOW | 2.368 | FAST |
| ❷ a[0] | ✓ red  | 8.439 | SLOW | 2.510 | FAST |
| a[1]   | √ blue | 8.769 | SLOW | 2.659 | FAST |
| a[1]   |        | 8.782 | SLOW | 2.634 | FAST |
| a[1]   | ✓ red  | 9.200 | SLOW | 2.771 | FAST |
| b[0]   | √ blue | 8.615 | SLOW | 2.615 | FAST |
| b[0]   | green  | 8.638 | SLOW | 2.604 | FAST |
| b[0]   | √e red | 9.054 | SLOW | 2.740 | FAST |
| b[1]   | ✓ blue | 8.375 | SLOW | 2.473 | FAST |
| b[1]   | green  | 8.398 | SLOW | 2.461 | FAST |
| b[1]   | √ red  | 8.816 | SLOW | 2.599 | FAST |

# Part (f)

| IBUF         | 4 |
|--------------|---|
| OBUF         | 3 |
| LUT4         | 3 |
| Bonded IOB   | 7 |
| Slice LUT*s  | 2 |
| LUT as Logic | 2 |

# Simulation on Questasim

